Popular repositories Loading
-
IIR-1st-Order-Stereo-FPGA
IIR-1st-Order-Stereo-FPGA PublicA first-order IIR filter for 16-bit PCM stereo data implemented on an FPGA with fixed-point representation.
SystemVerilog
-
FIR-Stereo-FPGA
FIR-Stereo-FPGA PublicA FIR filter for 16-bit stereo PCM audio DSP implemented on an FPGA with fixed-point representation.
SystemVerilog
-
Audio-Gain-Module-FPGA
Audio-Gain-Module-FPGA PublicReference RTL implementation of a stereo gain stage, showcasing fixed-point DSP decisions and AXI integration on FPGA.
SystemVerilog
-
Mid-Side-Transform-FPGA
Mid-Side-Transform-FPGA PublicMid-Side transform RTL (encoder/decoder) in Verilog with AXI-Stream and AXI-Lite control, verified via cycle-accurate simulation on KV260.
SystemVerilog
-
IIR-Biquad-Stereo-FPGA
IIR-Biquad-Stereo-FPGA PublicReference RTL implementation of a fixed-point IIR biquad filter with AXI-Stream and AXI-Lite control, validated on FPGA hardware.
SystemVerilog
-
Non-Linear-Distortion-Module-FPGA
Non-Linear-Distortion-Module-FPGA PublicA deterministic, fixed-latency tanh non-linear distortion DSP block implemented in Verilog and integrated with AXI-Stream, published as a reference RTL design.
Verilog
If the problem persists, check the GitHub status page or contact support.